Digital.Maag Repository

Parallel GPS signal acquisition and tracking design and analysis using an FPGA

Show simple item record

dc.contributor.author Sammartino, Michael en_US
dc.date.accessioned 2016-01-08T18:38:15Z
dc.date.accessioned 2019-09-08T02:55:49Z
dc.date.available 2016-01-08T18:38:15Z
dc.date.available 2019-09-08T02:55:49Z
dc.date.issued 2015
dc.identifier 929882234 en_US
dc.identifier.other b21959791 en_US
dc.identifier.uri http://hdl.handle.net/1989/11711
dc.description v, 45 leaves : illustrations ; 29 cm en_US
dc.description.abstract The purpose of this research is to design and model a digital system to acquire, lock, and track a GPS signal in parallel on an FPGA. This project aims to reduce the receiver's time to first fix from a cold start. Applications for this research include high precision targets requiring worldwide coverage where a stored almanac is not acceptable and a fast time to first fix is needed. It can also be utilized in aviation and safety of life applications where it is imperative that faulty data is immediately known and excluded. The uniqueness of this project allows ultra-low energy applications with only volatile memory and sleep currents in the æA range. Computer simulations have been performed for: (1) replicating GPS satellite C/A code, (2) determining which satellites are visible, (3) coding a hardware description of parallel correlation, locking, and tracking. The system will be distinctive for applications where there is no need or possibility for storage of almanac information to obtain time to first fix (TTFF) with high speed. During these trials an 'out of the box' cold start scenario is performed each time the code is run. The results have shown that successful GPS signal acquisition and decoding time is 1.7 seconds using hardware coding and an FPGA. en_US
dc.description.statementofresponsibility by Michael Sammartino. en_US
dc.language.iso en_US en_US
dc.relation.ispartofseries Master's Theses no. 1530 en_US
dc.subject.lcsh Global Positioning System. en_US
dc.subject.lcsh Field programmable gate arrays. en_US
dc.title Parallel GPS signal acquisition and tracking design and analysis using an FPGA en_US
dc.type Thesis en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Digital.Maag


Advanced Search

Browse

My Account